
RM0008
Advanced-control timers (TIM1&TIM8)
Doc ID 13902 Rev 12
291/1096
Figure 67.
Counter timing diagram, internal clock divided by 2
Figure 68.
Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36
1.
Center-aligned mode 2 or 3 is used with an UIF on overflow.
Figure 69.
Counter timing diagram, internal clock divided by N
CK_PSC
0002
0000
0001
0002
0003
CNT_EN
Timer clock = CK_CNT
Counter register
Update interrupt flag (UIF)
0003
0001
Counter underflow
Update event (UEV)
CK_PSC
0036
0035
CNT_EN
Timer clock = CK_CNT
Counter register
Update interrupt flag (UIF)
0034
0035
Counter overflow
Update event (UEV)
Timer clock = CK_CNT
Counter register
00
20
1F
Update interrupt flag (UIF)
Counter underflow
Update event (UEV)
CK_PSC
01