S5PC110_UM
2 GENERAL PURPOSE INPUT/ OUTPUT
2-12
@Reset
Sleep
Pin Name
GPIO
Func0
Func1
Func2
Func3
Default
PUD
I/O
State
Pad Type
XvVD[12] GPF2[0]
LCD_VD[12] SYS_VD[12]
V656_DATA[4]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[13] GPF2[1]
LCD_VD[13] SYS_VD[13]
V656_DATA[5]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[14] GPF2[2]
LCD_VD[14] SYS_VD[14]
V656_DATA[6]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[15] GPF2[3]
LCD_VD[15] SYS_VD[15]
V656_DATA[7]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[16] GPF2[4]
LCD_VD[16] SYS_VD[16]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[17] GPF2[5]
LCD_VD[17] SYS_VD[17]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[18] GPF2[6]
LCD_VD[18] SYS_VD[18]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[19] GPF2[7]
LCD_VD[19] SYS_VD[19]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[20] GPF3[0]
LCD_VD[20] SYS_VD[20]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[21] GPF3[1]
LCD_VD[21] SYS_VD[21]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[22] GPF3[2]
LCD_VD[22] SYS_VD[22]
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVD[23] GPF3[3]
LCD_VD[23] SYS_VD[23] V656_CLK
GPI
PD
I(L)
A1
PBIDIRSE_G
XvVSYNC_LDI GPF3[4]
VSYNC_LDI
GPI
PD
I(L)
A1
PBIDIRSE_G
XvSYS_OE GPF3[5]
SYS_OE
VEN_FIELD
GPI
PD
I(L)
A1
PBIDIRSE_G
Xmmc0CLK GPG0[0] SD_0_CLK
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc0CMD GPG0[1] SD_0_CMD
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc0CDn GPG0[2] SD_0_CDn
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc0DATA[0] GPG0[3] SD_0_DATA[0]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc0DATA[1] GPG0[4] SD_0_DATA[1]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc0DATA[2] GPG0[5] SD_0_DATA[2]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc0DATA[3] GPG0[6] SD_0_DATA[3]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1CLK GPG1[0] SD_1_CLK
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1CMD GPG1[1] SD_1_CMD
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1CDn GPG1[2] SD_1_CDn
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1DATA[0] GPG1[3] SD_1_DATA[0] SD_0_DATA[4]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1DATA[1] GPG1[4] SD_1_DATA[1] SD_0_DATA[5]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1DATA[2] GPG1[5] SD_1_DATA[2] SD_0_DATA[6]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc1DATA[3] GPG1[6] SD_1_DATA[3] SD_0_DATA[7]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2CLK GPG2[0] SD_2_CLK
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2CMD GPG2[1] SD_2_CMD
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2CDn GPG2[2] SD_2_CDn
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2DATA[0] GPG2[3] SD_2_DATA[0]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2DATA[1] GPG2[4] SD_2_DATA[1]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2DATA[2] GPG2[5] SD_2_DATA[2]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc2DATA[3] GPG2[6] SD_2_DATA[3]
GPI
PD
I(L)
A3
PBIDIRF_G
Xmmc3CLK GPG3[0] SD_3_CLK
GPI
PD
I(L)
A3
PBIDIRF_G
Содержание S5PC110
Страница 4: ...Section 1 OVERVIEW ...
Страница 28: ...Section 2 SYSTEM ...
Страница 374: ...S5PC110_UM 4 POWER MANAGEMENT 4 14 4 Let DRAMs exit from self refresh mode ...
Страница 473: ...S5PC110_UM 6 BOOTING SEQUENCE 6 10 Figure 6 3 Secure Booting Diagram ...
Страница 474: ...Section 3 BUS ...
Страница 491: ...S5PC110_UM 2 CORESIGHT Figure 2 4 Structure of the Coresight DAP Components 2 8 ...
Страница 506: ...Section 4 INTERRUPT ...
Страница 537: ...Section 5 MEMORY ...
Страница 540: ......
Страница 703: ...Section 6 DMA ...
Страница 705: ...List of Figures Figure Title Page Number Number Figure 1 1 Two DMA Tops 1 1 ...
Страница 737: ...Section 7 TIMER ...
Страница 795: ...Section 8 CONNECTIVITY STORAGE ...
Страница 883: ...S5PC110_UM 5 USB2 0 HS OTG 5 7 5 6 3 OTG FIFO ADDRESS MAPPING Figure 5 3 OTG FIFO Mapping ...
Страница 1085: ...S5PC110_UM 8 TRANSPORT STREAM INTERFACE 8 12 Figure 8 7 TSI Error Cases with SKIP mode TS_VALID TS_SYNC TS_ERROR is active high ...
Страница 1100: ...Section 9 MULTIMEDIA ...
Страница 1116: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 5 Figure 1 2 Block Diagram of the Data Flow ...
Страница 1119: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 8 1 3 3 2 1 32BPP 8888 Mode Pixel data contains Alpha value ...
Страница 1125: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 14 1 3 3 2 7 16BPP Display 1555 P1 P2 P3 P4 P5 LCD Panel ...
Страница 1145: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 34 Figure 1 10 Blending Decision Diagram ...
Страница 1149: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 38 Figure 1 14 Hue Control Block Diagram ...
Страница 1184: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 73 ...
Страница 1226: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 115 ...
Страница 1242: ...S5PC110_UM 1 0BDISPLAY CONTROLLER 1 131 I80IFCONx Bit Description Initial State LDI_CMD 23 0 Specifies the LDI command 0 ...
Страница 1309: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 62 Original Arbitary sepia Negative Art freeze Embossing Silhouette Figure 2 29 Image Effect ...
Страница 1328: ...S5PC110_UM 2 1BCAMERA INTERFACE 2 81 ...
Страница 1369: ...S5PC110_UM 4 3BMIPI CSIS 4 2 4 2 BLOCK DIAGRAM Figure 4 1 MIPI CSI System Block Diagram ...
Страница 1381: ...S5PC110_UM 4 3BMIPI CSIS 4 14 ...
Страница 1400: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 8 Figure 6 3 QCIF Image in 16pixel x 16lines 1x1 Tiled Mode ...
Страница 1401: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 9 Figure 6 4 QCIF Image in 64pixel x 32lines 4x2 Tiled Mode ...
Страница 1431: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 39 ...
Страница 1471: ...S5PC110_UM 6 5BMULTI FORMAT CODEC 6 79 Figure 6 7 VC1 Parameters ...
Страница 1549: ...S5PC110_UM 8 7BVIDEO PROCESSOR 8 15 The guide of configuration Figure 8 5 Examples of Usage Cases ...
Страница 1606: ...S5PC110_UM 9 8BMIXER 9 26 Video layer Graphic layer0 Background layer blend blend blend Graphic laer1 Figure 9 4 Mixer Blending ...
Страница 1626: ...S5PC110_UM 10 9BHIGH DEFINITION MULTIMEDIA INTERFACE 10 17 Figure 10 10 Channel Status Block ...
Страница 1775: ...S5PC110_UM 13 12BG2D 13 6 FIMG 2D FIMG 2D FIMG 2D Figure 13 3 Rotation and Flip Example ...
Страница 1798: ...Section 10 AUDIO ETC ...
Страница 1803: ...S5PC110_UM 1 AUDIO SUBSYSTEM 1 2 Figure 8 7 Keypad I F Block Diagram 8 8 ...
Страница 1819: ...S5PC110_UM 2 IIS MULTI AUDIO INTERFACE 2 2 2 3 BLOCK DIAGRAM OF IIS MULTI AUDIO INTERFACE Figure 2 1 IIS Bus Block Diagram ...
Страница 1951: ...Section 11 SECURITY ...
Страница 1954: ...List of Tables Table Title Page Number Number Table 1 1 Security Features of S5PC110 1 2 ...
Страница 1964: ...S5PC110_UM 2 ADVANCED CRYPTO ENGINE Figure 2 9 DES Byte Swapping Scheme 2 9 ...
Страница 2005: ...Section 12 ETC ...
Страница 2020: ...S5PC110_UM 1 ELECTRICAL DATA 1 6 ONENAND AC ELECTRICAL CHARACTERISTICS Figure 1 6 OneNand Flash Timing 1 13 ...
Страница 2039: ...Section 13 SIZE BALL MAP ...
Страница 2098: ...S5PC110_UM 1 B TYPE SIZE BALL MAP 1 1 6 PACKAGE DIMENSION Figure 1 2 S5PC110 Package Dimension 596 FCFBGA Top View 1 54 ...
Страница 2099: ...S5PC110_UM 1 B TYPE SIZE BALL MAP Figure 1 3 S5PC110 Package Dimension 596 FCFBGA Side View 1 1 ...
Страница 2152: ...S5PC110_UM 2 D TYPE SIZE BALL MAP 2 1 6 PACKAGE DIMENSION Figure 2 2 S5PC110 Package Dimension 596 FCFBGA Top View 2 54 ...
Страница 2153: ...S5PC110_UM 2 D TYPE SIZE BALL MAP Figure 2 3 S5PC110 Package Dimension 596 FCFBGA Side View 2 55 ...
Страница 2207: ...S5PC110_UM 3 E TYPE SIZE BALL MAP 3 1 6 PACKAGE DIMENSION Figure 3 2 S5PC110 Package Dimension 596 FCFBGA Top View 3 54 ...
Страница 2208: ...S5PC110_UM 3 E TYPE SIZE BALL MAP Figure 3 3 S5PC110 Package Dimension 596 FCFBGA Side View 3 55 ...
Страница 2261: ...S5PC110_UM 4 F TYPE SIZE BALL MAP 4 1 6 PACKAGE DIMENSION Figure 4 2 S5PC110 Package Dimension 596 FCFBGA Top View 4 53 ...
Страница 2262: ...S5PC110_UM 4 F TYPE SIZE BALL MAP Figure 4 3 S5PC110 Package Dimension 596 FCFBGA Side View 4 54 ...
Страница 2317: ...S5PC110_UM 5 G TYPE SIZE BALL MAP 5 1 6 PACKAGE DIMENSION Figure 5 2 S5PC110 Package Dimension 596 FCFBGA Top View 5 55 ...
Страница 2318: ...S5PC110_UM 5 G TYPE SIZE BALL MAP Figure 5 3 S5PC110 Package Dimension 596 FCFBGA Side View 5 56 ...
Страница 2356: ...S5PC110_UM 6 H TYPE SIZE BALL MAP 6 38 POP_A OneDRAM A Port Ball Name I O Description POP_CEB_O IO POP_A DRAM Chip Enable ...
Страница 2370: ...S5PC110_UM 6 H TYPE SIZE BALL MAP 6 1 6 PACKAGE DIMENSION Figure 6 2 S5PC110 Package Dimension 596 FCFBGA Top View 6 52 ...
Страница 2371: ...S5PC110_UM 6 H TYPE SIZE BALL MAP Figure 6 3 S5PC110 Package Dimension 596 FCFBGA Side View 6 53 ...
Страница 2425: ...S5PC110_UM 7 I TYPE SIZE BALL MAP 7 1 6 PACKAGE DIMENSION Figure 7 2 S5PC110 Package Dimension 596 FCFBGA Top View 7 54 ...
Страница 2426: ...S5PC110_UM 7 I TYPE SIZE BALL MAP Figure 7 3 S5PC110 Package Dimension 596 FCFBGA Side View 7 55 ...