CHAPTER 12 DMA FUNCTIONS
User’s Manual U13850EJ4V0UM
368
Figure 12-9. Format of DMA Channel Control Registers 0 to 5 (DCHC0 to DCHC5) (2/2)
After reset:
00H
R/W
Address: DCHC0
FFFFF186H
DCHC3 FFFFF1B6H
DCHC1
FFFFF196H
DCHC4 FFFFF1C6H
DCHC2
FFFFF1A6H
DCHC5 FFFFF1D6H
<7>
6
<5>
4
3
<2>
<1>
<0>
DCHCn
TCn
0
DDADn
TTYPn1
TTYPn0
TDIRn
DSn
ENn
(n = 0 to 5)
Channel n
DMAS2
DMAS1
DMAS0
TTYPn1
TTYPn0
DMA transfer start factor setting
0
0
INTST1
0
1
INTCSI4
1
0
INTAD
4
x
x
x
1
1
INTTM2
0
0
INTCSI3/INTSR1
0
1
INTCSI4
1
0
INTCSI2
5
x
x
x
1
1
INTTM6
TDIRn
Transfer direction control between peripheral I/Os and internal RAM
Note 3
0
From internal RAM to peripheral I/Os
1
From peripheral I/Os to internal RAM
DSn
Control of transfer data size for DMA transfer
Note 3
0
8-bit transfer
1
16-bit transfer
ENn
Control of DMA transfer enable/disable status
Note 4
0
Disable
1
Enable (reset to 0 after DMA transfer is completed)
Notes 1.
TCn (n = 0 to 5) is set to 1 when a specified number of transfers are completed, and is cleared to
0 when a write instruction is executed.
2.
INTIIC0 and INTIIC1 are available only in the
µ
PD70303xAY and 70F303wAY.
3.
Make sure that the transfer format conforms to the peripheral I/O register specifications (access-
enabled data size, read/write, etc.) for the DMA peripheral I/O address register (DIOAn).
4.
After the specified number of transfer is completed, this bit is cleared to 0.
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...