CHAPTER 4 BUS CONTROL FUNCTION
User’s Manual U13850EJ4V0UM
118
Figure 4-11. Memory Read (4/4)
(d) 1 wait, idle state
T1
T2
TW
CLKOUT (output)
A1 to A15 (output)
AD0 to AD15
(input/output)
Address
Address
ASTB (output)
R/W (output)
DSTB, RD (output)
UBEN, LBEN (output)
WAIT (input)
WRH, WRL (output)
T3
Data
TI
H
A16 to A21 (output)
Address
Remarks 1.
{
indicates the sampling timing when the number of programmable waits is set to 0.
2.
The broken line indicates the high-impedance state.
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...