User’s Manual U13850EJ4V0UM
24
LIST OF FIGURES (8/9)
Figure No.
Title
Page
18-1
Environment Required for Writing Programs to Flash Memory .................................................................... 425
18-2
Communication with Dedicated Flash Programmer (UART0)....................................................................... 425
18-3
Communication with Dedicated Flash Programmer (CSI0) .......................................................................... 426
18-4
Communication with Dedicated Flash Programmer (CSI0
+
HS) ................................................................. 426
18-5
V
PP
Pin Connection Example ........................................................................................................................ 428
18-6
Conflict of Signals (Serial Interface Input Pin) .............................................................................................. 429
18-7
Malfunction of Other Device.......................................................................................................................... 430
18-8
Conflict of Signals (RESET Pin).................................................................................................................... 431
18-9
Procedure for Manipulating Flash Memory ................................................................................................... 432
18-10
Flash Memory Programming Mode.............................................................................................................. 433
18-11
Communication Command ........................................................................................................................... 434
19-1
IEBus Transfer Signal Format....................................................................................................................... 439
19-2
Master Address Field .................................................................................................................................... 440
19-3
Slave Address Field ...................................................................................................................................... 441
19-4
Control Field.................................................................................................................................................. 443
19-5
Telegraph Length Field ................................................................................................................................. 445
19-6
Data Field...................................................................................................................................................... 446
19-7
Bit Configuration of Slave Status .................................................................................................................. 450
19-8
Configuration of Lock Address...................................................................................................................... 451
19-9
Bit Format of IEBus....................................................................................................................................... 452
19-10
IEBus Controller Block Diagram ................................................................................................................... 453
19-11
IEBus Control Register (BCR) ...................................................................................................................... 456
19-12
IEBus Unit Address Register (UAR) Format ................................................................................................. 459
19-13
IEBus Slave Address Register (SAR) Format............................................................................................... 459
19-14
IEBus Partner Address Register (PAR) Format............................................................................................ 460
19-15
IEBus Control Data Register (CDR) Format ................................................................................................. 461
19-16
Interrupt Generation Timing (for (1), (3), and (4)) ......................................................................................... 462
19-17
Interrupt Generation Timing (for (2) and (5))................................................................................................. 463
19-18
Timing of INTIE2 Interrupt Generation in Locked State (for (4) and (5))....................................................... 463
19-19
Timing of INTIE2 Interrupt Generation in Locked State (for (3)) ................................................................... 464
19-20
IEBus Telegraph Length Register (DLR) Format.......................................................................................... 465
19-21
IEBus Data Register (DR) Format ................................................................................................................ 466
19-22
IEBus Unit Status Register (USR) ................................................................................................................ 467
19-23
Example of Broadcasting Communication Flag Operation ........................................................................... 468
19-24
IEBus Interrupt Status Register (ISR) ........................................................................................................... 471
19-25
IEBus Slave Status Register (SSR) Format.................................................................................................. 475
19-26
IEBus Success Count Register (SCR) Format ............................................................................................. 476
19-27
IEBus Communication Count Register (CCR) Format.................................................................................. 477
19-28
IEBus Clock Selection Register (IECLK) Format .......................................................................................... 477
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...