CHAPTER 6 CLOCK GENERATION FUNCTION
User’s Manual U13850EJ4V0UM
162
(2) Power save control register (PSC)
This is a specific register. It can be written to only when a specified combination of sequences is used.
For details, see
3.4.9 Specific registers
.
This register can be read/written in 8- or 1-bit units.
Figure 6-3. Format of Power Save Control Register (PSC)
After reset: C0H
R/W
Address: FFFFF070H
7
6
5
4
3
<2>
<1>
0
PSC
DCLK1
DCLK0
0
0
0
IDLE
STP
0
DCLK1
DCLK0
Specification of CLKOUT pin’s operation
0
0
Output enabled
0
1
Setting prohibited
1
0
Setting prohibited
1
1
Output disabled (when reset)
IDLE
IDLE mode setting
0
Normal mode
1
IDLE mode
Note 1
STP
STOP mode setting
0
Normal mode
1
STOP mode
Note 2
Notes 1.
When IDLE mode is canceled, this bit is automatically reset to 0.
2.
When STOP mode is canceled, this bit is automatically reset to 0.
Caution The bits in DCLK0 and DCLK1 should be manipulated in 8-bit units.
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...