User’s Manual U13850EJ4V0UM
21
LIST OF FIGURES (5/9)
Figure No.
Title
Page
10-25
Communication Reservation Timing..............................................................................................................300
10-26
Timing for Accepting Communication Reservations ......................................................................................300
10-27
Communication Reservation Flow Chart .......................................................................................................301
10-28
Master Operation Flow Chart.........................................................................................................................303
10-29
Slave Operation Flow Chart...........................................................................................................................304
10-30
Example of Master to Slave Communication (When 9-Clock Wait Is Selected for Both Master and Slave) .306
10-31
Example of Slave to Master Communication (When 9-Clock Wait Is Selected for Both Master and Slave) .309
10-32
Block Diagram of UARTn...............................................................................................................................313
10-33
Asynchronous Serial Interface Mode Registers 0, 1 (ASIM0, ASIM1)...........................................................315
10-34
Asynchronous Serial Interface Status Registers 0, 1 (ASIS0, ASIS1)...........................................................316
10-35
Baud Rate Generator Control Registers 0, 1 (BRGC0, BRGC1)...................................................................317
10-36
Baud Rate Generator Mode Control Registers n0, n1 (BRGMCn0, BRGMCn1) ...........................................318
10-37
ASIMn Setting (Operation Stop Mode) ..........................................................................................................319
10-38
ASIMn Setting (Asynchronous Serial Interface Mode)...................................................................................320
10-39
ASISn Setting (Asynchronous Serial Interface Mode) ...................................................................................321
10-40
BRGCn Setting (Asynchronous Serial Interface Mode) .................................................................................322
10-41
BRGMCn0 and BRGMCn1 Settings (Asynchronous Serial Interface Mode) .................................................323
10-42
Error Tolerance (When k = 16), Including Sampling Errors...........................................................................325
10-43
Format of Transmit/Receive Data in Asynchronous Serial Interface .............................................................326
10-44
Timing of Asynchronous Serial Interface Transmit Completion Interrupt ......................................................328
10-45
Timing of Asynchronous Serial Interface Receive Completion Interrupt .......................................................329
10-46
Receive Error Timing .....................................................................................................................................330
10-47
Block Diagram of CSI4 ..................................................................................................................................333
10-48
Variable-Length Serial I/O Shift Register 4 (SIO4) ........................................................................................333
10-49
When Transfer Bit Length Other Than 16 Bits Is Set ....................................................................................334
10-50
Variable-Length Serial Control Register 4 (CSIM4).......................................................................................335
10-51
Variable-Length Serial Setting Register 4 (CSIB4)........................................................................................336
10-52
Baud Rate Generator Source Clock Selection Register 4 (BRGCN4)...........................................................337
10-53
Baud Rate Generator Output Clock Selection Register 4 (BRGCK4)............................................................338
10-54
CSIM4 Setting (Operation Stop Mode) ..........................................................................................................339
10-55
CSIM4 Setting (3-Wire Variable-Length Serial I/O Mode) .............................................................................340
10-56
CSIB4 Setting (3-Wire Variable-Length Serial I/O Mode)..............................................................................341
10-57
Timing of 3-Wire Variable-Length Serial I/O Mode........................................................................................342
10-58
Timing of 3-Wire Variable-Length Serial I/O Mode (When CSIB4 = 08H) .....................................................343
11-1
Block Diagram of A/D Converter....................................................................................................................345
11-2
A/D Converter Mode Register 1 (ADM1) .......................................................................................................348
11-3
Analog Input Channel Specification Register (ADS)......................................................................................350
11-4
A/D Converter Mode Register 2 (ADM2) .......................................................................................................350
11-5
Basic Operation of A/D Converter .................................................................................................................352
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...