CHAPTER 6 CLOCK GENERATION FUNCTION
User’s Manual U13850EJ4V0UM
166
Table 6-1. Operating Statuses in HALT Mode (1/2)
HALT Mode Setting
When CPU Operates with Main Clock
When CPU Operates with Sub Clock
Item
When Subclock Does
Not Exist
When Subclock Exists
When Main Clock’s
Oscillation Continues
When Main Clock’s
Oscillation Is Stopped
CPU
Stopped
ROM correction
Stopped
Clock generator
Oscillation for main clock and sub clock
Clock supply to CPU is stopped
16-bit timer (TM0)
Operating
Operates when INTWTI
is selected as count
clock (f
XT
is selected for
watch timer)
16-bit timer (TM1)
Operating
Stopped
8-bit timer (TM2)
Operating
Stopped
8-bit timer (TM3)
Operating
Stopped
8-bit timer (TM4)
Operating
Operates when f
XT
is
selected for count clock
8-bit timer (TM5)
Operating
Operates when f
XT
is
selected for count clock
8-bit timer (TM6)
Operating
Stopped
8-bit timer (TM7)
Operating
Stopped
Watch timer
Operates when main
clock is selected for
count clock
Operating
Operates when f
XT
is
selected for count clock
Watchdog timer
Operating (interval timer only)
CSI0 to
CSI3
Operating
Operates when an
external clock is
selected as the serial
clock
I
2
C0
Note
,
I
2
C1
Note
Operating
Stopped
Serial interface
UART0,
UART1
Operating
Operates when an
external clock is
selected as the serial
clock
CSI4
Operating
Operates when an
external clock is
selected as the serial
clock
IEBus (V850/SB2 only)
Operating
Stopped
A/D converter
Operating
Stopped
DMA0 to DMA5
Operating
Real-time output
Operating
Note
Available only for the
µ
PD70303xAY, 70F303wAY.
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...