APPENDIX C INDEX
User’s Manual U13850EJ4V0UM
509
CDR ----------------------------------------------------------- 460
CG ----------------------------------------------------------38, 48
CLKOUT --------------------------------------------------------67
Clock generation function -------------------------------- 158
Clock generator (CG) ----------------------------------38, 48
Clock output function ------------------------------------- 160
Command register ----------------------------------------- 104
Communication command ------------------------------- 434
Communication reservation ----------------------------- 299
Communication system ---------------------------------- 425
CORAD0 to CORAD3 ------------------------------------ 421
CORCN ------------------------------------------------------- 419
Correction address registers 0 to 3 ------------------- 421
Correction control register ------------------------------- 419
Correction request register ------------------------------ 420
CORRQ ------------------------------------------------------- 420
CPU --------------------------------------------------------38, 48
CPU address space -----------------------------------------79
CPU register set ----------------------------------------------74
CR20 to CR70 ---------------------------------------------- 211
CR23, CR45, CR67 --------------------------------------- 227
CRC0, CRC1 ------------------------------------------------ 181
CRn0 ---------------------------------------------------------- 177
CRn1 ---------------------------------------------------------- 178
CSI0 to CSI3 ------------------------------------------------ 244
CSI4 ----------------------------------------------------------- 332
CSIB4 --------------------------------------------------------- 336
CSIC0 to CSIC4 -----------------------------------139 to 141
CSIM0 to CSIM3 ------------------------------------------- 247
CSIM4 --------------------------------------------------------- 335
CSIS0 to CSIS3 -------------------------------------------- 248
[D]
Data wait control register -------------------------------- 110
DBC0 to DBC5 --------------------------------------------- 366
DCHC0 to DCHC5 ----------------------------------------- 367
DIOA0 to DIOA5 ------------------------------------------- 360
DLR ------------------------------------------------------------ 465
DMA function ----------------------------------------------- 360
DMA byte count registers 0 to 5 ----------------------- 366
DMA channel control registers 0 to 5 ----------------- 367
DMA internal RAM address registers 0 to 5 -------- 361
DMA peripheral I/O address registers 0 to 5 ------- 360
DMAIC0 to DMAIC5 ------------------------------139 to 141
DMA start factor expansion register ------------------ 366
DMAS --------------------------------------------------------- 366
DR ------------------------------------------------------------- 466
DRA0 to DRA5 --------------------------------------------- 361
DSTB ----------------------------------------------------------- 65
DWC ---------------------------------------------------------- 110
[E]
ECR ------------------------------------------------------------- 76
EGN0 ---------------------------------------------------142, 378
EGP0 ---------------------------------------------------142, 378
EIPC ------------------------------------------------------------ 76
EIPSW --------------------------------------------------------- 76
Error detection --------------------------------------------- 295
EV
DD
------------------------------------------------------------ 68
EV
SS
------------------------------------------------------------- 68
Exception trap ---------------------------------------------- 148
Extension code --------------------------------------------- 295
External expansion mode --------------------------------- 98
External memory -------------------------------------------- 89
External wait function ------------------------------------- 111
[F]
Falling edge specification register 0 ------------132, 378
FEPC ----------------------------------------------------------- 76
FEPSW -------------------------------------------------------- 76
Flash memory ---------------------------------------------- 423
Flash memory control ------------------------------------ 432
Flash memory programming mode -------------- 78, 433
[G]
General-purpose register ---------------------------------- 75
[H]
Halfword access ------------------------------------------- 108
HALT mode ------------------------------------------------- 165
Handling of unused pins ----------------------------------- 69
Hardware start --------------------------------------------- 344
HLDAK --------------------------------------------------------- 65
HLDRQ --------------------------------------------------------- 65
[I]
I
2
C bus ------------------------------------------------------- 252
I
2
C bus mode ----------------------------------------------- 252
I
2
C interrupt request -------------------------------------- 276
IC ---------------------------------------------------------------- 68
IDLE mode ---------------------------------------------------- 68
Idle state insertion function ----------------------------- 112
IEBIC1 ----------------------------------------------- 139 to 141
IEBIC2 ----------------------------------------------- 139 to 141
IEBus clock selection register -------------------------- 477
IEBus communication count register ----------------- 477
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...