User’s Manual U13850EJ4V0UM
20
LIST OF FIGURES (4/9)
Figure No.
Title
Page
7-46
Cascade Connection Mode with 16-Bit Resolution....................................................................................... 228
7-47
Start Timing of Timer n ................................................................................................................................. 229
7-48
Timing After Compare Register Changes During Timer Count Operation .................................................... 229
8-1
Block Diagram of Watch Timer ..................................................................................................................... 230
8-2
Watch Timer Mode Control Register (WTNM) .............................................................................................. 232
8-3
Watch Timer Clock Selection Register (WTNCS)........................................................................................ 233
8-4
Operation Timing of Watch Timer/Interval Timer .......................................................................................... 235
8-5
Watch Timer Interrupt Request (INTWTN) Generation (Interrupt Period = 0.5 s) ........................................ 235
9-1
Block Diagram of Watchdog Timer ............................................................................................................... 236
9-2
Oscillation Stabilization Time Selection Register (OSTS)............................................................................. 238
9-3
Watchdog Timer Clock Selection Register (WDCS)..................................................................................... 239
9-4
Watchdog Timer Mode Register (WDTM)..................................................................................................... 240
9-5
Oscillation Stabilization Time Selection Register (OSTS)............................................................................. 243
10-1
Block Diagram of 3-Wire Serial I/O............................................................................................................... 245
10-2
Serial Operation Mode Registers 0 to 3 (CSIM0 to CSIM3).......................................................................... 247
10-3
Serial Clock Selection Registers 0 to 3 (CSIS0 to CSIS3)............................................................................ 248
10-4
CSIMn Setting (Operation Stop Mode) ......................................................................................................... 249
10-5
CSIMn Setting (3-Wire Serial I/O Mode)....................................................................................................... 250
10-6
Timing of 3-Wire Serial I/O Mode.................................................................................................................. 251
10-7
Block Diagram of I
2
C..................................................................................................................................... 253
10-8
Serial Bus Configuration Example Using I
2
C Bus ......................................................................................... 254
10-9
IIC Control Register n (IICCn) ...................................................................................................................... 258
10-10
IIC Status Register n (IICSn) ...................................................................................................................... 262
10-11
IIC Clock Selection Register n (IICCLn)........................................................................................................ 265
10-12
IIC Function Expansion Register n (IICXn) ................................................................................................... 266
10-13
IIC Clock Expansion Register n (IICCEn) ..................................................................................................... 266
10-14
IIC Shift Register n (IICn).............................................................................................................................. 268
10-15
Slave Address Register n (SVAn)................................................................................................................. 268
10-16
Pin Configuration Diagram............................................................................................................................ 269
10-17
I
2
C Bus’s Serial Data Transfer Timing .......................................................................................................... 269
10-18
Start Conditions ............................................................................................................................................ 270
10-19
Address......................................................................................................................................................... 270
10-20
Transfer Direction Specification .................................................................................................................... 271
10-21
ACK Signal.................................................................................................................................................... 272
10-22
Stop Condition .............................................................................................................................................. 273
10-23
Wait Signal.................................................................................................................................................... 274
10-24
Arbitration Timing Example........................................................................................................................... 297
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...