CHAPTER 5 INTERRUPT/EXCEPTION PROCESSING FUNCTION
User’s Manual U13850EJ4V0UM
140
Figure 5-11. Interrupt Control Register (xxICn) Format
After reset: 47H
R/W
Address: FFFFF100H to FFFFF156H
Symbol
<7>
<6>
5
4
3
2
1
0
xxICn
xxIFn
xxMKn
0
0
0
xxPRn2
xxPRn1
xxPRn0
xxIFn
Interrupt request flag
Note
0
Interrupt request not generated
1
Interrupt request generated
xxMKn
Interrupt mask flag
0
Enables interrupt servicing
1
Disables interrupt servicing (pending)
xxPRn2
xxPRn1
xxPRn0
Interrupt priority specification bit
0
0
0
Specifies level 0 (highest)
0
0
1
Specifies level 1
0
1
0
Specifies level 2
0
1
1
Specifies level 3
1
0
0
Specifies level 4
1
0
1
Specifies level 5
1
1
0
Specifies level 6
1
1
1
Specifies level 7 (lowest)
Note
Automatically reset by hardware when interrupt request is acknowledged.
Remark
xx: Identification name of each peripheral unit (WDT, P, WTNI, TM, CS, SER, ST, AD, DMA,
WTN, IIC, IEB, KR)
n: Peripheral unit number (see
Table 5-2
)
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...