CHAPTER 5 INTERRUPT/EXCEPTION PROCESSING FUNCTION
User’s Manual U13850EJ4V0UM
126
Table 5-1. Interrupt Source List (2/2)
Type
Classifi-
cation
Default
Priority
Name
Trigger
Interrupt
Source
Exception
Code
Handler
Address
Restored
PC
Interrupt
Control
Register
23
INTCSI2
CSI2 transmit end
CSI2
0230H
00000230H
nextPC
CSIC2
24
INTIIC1
Note 1
I
2
C1 interrupt
I
2
C1
0240H
00000240H
nextPC
IICIC1
25
INTSER1
UART1 serial error
UART1
0250H
00000250H
nextPC
SERIC1
26
INTSR1/
INTCSI3
UART1 receive end/
CSI3 transmit end
UART1/
CSI3
0260H
00000260H
nextPC
CSIC3
27
INTST1
UART1 transmit end
UART1
0270H
00000270H
nextPC
STIC1
28
INTCSI4
CSI4 transmit end
CSI4
0280H
00000280H
nextPC
CSIC4
29
INTIE1
Note 2
IEBus transfer end
IEBus
0290H
00000290H
nextPC
IEBIC1
30
INTIE2
Note 2
IEBus communication
end
IEBus
02A0H
000002A0H nextPC
IEBIC2
31
INTAD
A/D conversion end
A/D
02B0H
000002B0H nextPC
ADIC
32
INTDMA0
DMA0 transfer end
DMA0
02C0H
000002C0H nextPC
DMAIC0
33
INTDMA1
DMA1 transfer end
DMA1
02D0H
000002D0H nextPC
DMAIC1
34
INTDMA2
DMA2 transfer end
DMA2
02E0H
000002E0H nextPC
DMAIC2
35
INTDMA3
DMA3 transfer end
DMA3
02F0H
000002F0H
nextPC
DMAIC3
36
INTDMA4
DMA4 transfer end
DMA4
0300H
00000300H
nextPC
DMAIC4
37
INTDMA5
DMA5 transfer end
DMA5
0310H
00000310H
nextPC
DMAIC5
38
INTWTN
Watch timer OVF
WT
0320H
00000320H
nextPC
WTNIC
Maskable Interrupt
39
INTKR
Key return interrupt
KR
0330H
00000330H
nextPC
KRIC
Notes 1.
Available only for the
µ
PD70303xAY and 70F303wAY.
2.
Available only for the V850/SB2.
Remarks 1.
Default Priority:
Priority when two or more maskable interrupt requests occur at the same time.
The highest priority is 0.
Restored PC:
The value of the PC saved to EIPC or FEPC when interrupt/exception
processing is started. However, the value of the PC saved when an interrupt is
granted during the DIVH (division) instruction execution is the value of the PC of
the current instruction (DIVH).
2.
The execution address of the illegal instruction when an illegal op code exception occurs is
calculated with (Restored PC
−
4).
3.
A restored PC of interrupt/exception other than RESET is the value of the PC (when an event
occurred) + 1.
4.
Non-maskable interrupts (INTWDT) and maskable interrupts (INTWDTM) are set by the WDTM4 bit
of the watchdog timer mode register (WDTM).
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...