CHAPTER 17 ROM CORRECTION FUNCTION
User’s Manual U13850EJ4V0UM
419
17.2 ROM Correction Peripheral I/O Registers
17.2.1 Correction control register (CORCN)
CORCN controls whether or not the instruction of the correction address is replaced with the JMP r0 instruction
when the correction address matches the fetch address (n = 0 to 3).
Whether match detection by a comparator is enabled or disabled can be set for each channel.
CORCN can be set by a 1-bit or 8-bit memory manipulation instruction.
Figure 17-2. Correction Control Register (CORCN)
After reset: 00H
R/W
Address: FFFFF36CH
7
6
5
4
<3>
<2>
<1>
<0>
CORCN
0
0
0
0
COREN3
COREN2
COREN1
COREN0
CORENn
CORADn register and fetch address match detection control
0
Match detection disabled (not detected)
1
Match detection enabled (detected)
Remark
n = 0 to 3
Содержание MPD703030A
Страница 2: ...User s Manual U13850EJ4V0UM 2 MEMO ...
Страница 514: ...User s Manual U13850EJ4V0UM 514 MEMO ...