CHAPTER 22 RESET FUNCTION
Preliminary User’s Manual U17260EJ3V1UD
527
Table 22-2. Hardware Statuses After Reset Acknowledgment (2/3)
Hardware
Status After Reset
Acknowledgment
Note 1
Timer counters 50, 51 (TM50, TM51)
00H
Compare registers 50, 51 (CR50, CR51)
00H
Timer clock selection registers 50, 51 (TCL50, TCL51)
00H
8-bit timer/event
counters 50, 51
Mode control registers 50, 51 (TMC50, TMC51)
00H
Compare registers 00, 10, 01, 11 (CMP00, CMP10, CMP01, CMP11)
00H
Mode registers (TMHMD0, TMHMD1)
00H
8-bit timers H0, H1
Carrier control register 1 (TMCYC1)
Note 2
00H
Watch timer
Operation mode register (WTM)
00H
Clock output/buzzer
output controller
Clock output selection register (CKS)
00H
Watchdog timer
Enable register (WDTE)
1AH/9AH
Note 3
10-bit A/D conversion result register (ADCR)
0000H
8-bit A/D conversion result register (ADCRH)
00H
Mode register (ADM)
00H
Analog input channel specification register (ADS)
00H
A/D converter
A/D port configuration register (ADPC)
00H
Receive buffer register 0 (RXB0)
FFH
Transmit shift register 0 (TXS0)
FFH
Asynchronous serial interface operation mode register 0 (ASIM0)
01H
Asynchronous serial interface reception error status register 0 (ASIS0)
00H
Serial interface
UART0
Baud rate generator control register 0 (BRGC0)
1FH
Receive buffer register 6 (RXB6)
FFH
Transmit buffer register 6 (TXB6)
FFH
Asynchronous serial interface operation mode register 6 (ASIM6)
01H
Asynchronous serial interface reception error status register 6 (ASIS6)
00H
Asynchronous serial interface transmission status register 6 (ASIF6)
00H
Clock selection register 6 (CKSR6)
00H
Baud rate generator control register 6 (BRGC6)
FFH
Asynchronous serial interface control register 6 (ASICL6)
16H
Serial interface
UART6
Input switch control register (ISC)
00H
Transmit buffer registers 10, 11 (SOTB10, SOTB11)
00H
Serial I/O shift registers 10, 11 (SIO10, SIO11)
00H
Serial operation mode registers 10, 11 (CSIM10, CSIM11)
00H
Serial interfaces
CSI10, CSI1
Note 4
Serial clock selection registers 10, 11 (CSIC10, CSIC11)
00H
Notes 1.
During reset signal generation or oscillation stabilization time wait, only the PC contents among the
hardware statuses become undefined. All other hardware statuses remain unchanged after reset.
2.
8-bit timer H1 only.
3.
The reset value of WDTE is determined by the option byte setting.
4.
Serial interface CSI11 is available only in the
µ
PD78F0534, 78F0535, 78F0536, 78F0537, and
78F0537D.
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......