CHAPTER 6 CLOCK GENERATOR
Preliminary User’s Manual U17260EJ3V1UD
169
6.6.10 Peripheral hardware and source clocks
The following lists peripheral hardware and source clocks incorporated in the 78K0/KE2.
Table 6-10. Peripheral Hardware and Source Clocks
Source Clock
Peripheral Hardware
Peripheral
Hardware Clock
(f
PRS
)
Subsystem Clock
(f
SUB
)
Internal Low-
Speed Oscillation
Clock (f
RL
)
TM50 Output
External Clock
from Peripheral
Hardware Pins
00
Y N N N
Y
(TI000
pin)
Note
16-bit timer/
event counter
01
Y N N N
Y
(TI001
pin)
Note
50
Y N N N
Y
(TI50
pin)
Note
8-bit timer/
event counter
51
Y N N N
Y
(TI51
pin)
Note
H0 Y
N
N
Y
N
8-Bit timer
H1
Y N Y N N
Watch timer
Y
Y
N
N
N
Watchdog timer
N
N
Y
N
N
Buzzer
output
Y N N N N
Clock output
Y
Y
N
N
N
A/D
converter
Y N N N N
UART0 Y
N
N
Y
N
UART6 Y
N
N
Y
N
CSI10
Y N N N
Y
(SCK10
pin)
Note
CSI11
Y N N N
Y
(SCK11
pin)
Note
Serial interface
IIC0
Y N N N
Y
(EXSCL0,
SCL0 pin)
Note
Note
When the CPU is operating on the subsystem clock and the internal high-speed oscillation clock has been
stopped, do not start operation of these functions on the external clock input from peripheral hardware pins.
Remark
Y: Can be selected, N: Cannot be selected
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......