CHAPTER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01
Preliminary User’s Manual U17260EJ3V1UD
235
Figure 7-56. Example of Register Settings for Pulse Width Measurement (1/2)
(a) 16-bit timer mode control register 0n (TMC0n)
0
0
0
0
0/1
0/1
0
0
TMC0n3 TMC0n2 TMC0n1
OVF0n
01: Free running timer mode
10: Clear and start mode entered
by valid edge of TI00n pin.
(b) Capture/compare control register 0n (CRC0n)
0
0
0
0
0
1
0/1
1
CRC0n2 CRC0n1 CRC0n0
1: CR00n used as capture register
1: CR01n used as capture register
0: TI01n pin is used as capture
trigger of CR00n.
1: Reverse phase of TI00n pin is
used as capture trigger of CR00n.
(c) 16-bit timer output control register 0n (TOC0n)
0
0
0
0
0
LVR0n
LVS0n
TOC0n4
OSPE0n
OSPT0n
TOC0n1
TOE0n
0
0
0
(d) Prescaler mode register 0n (PRM0n)
0/1
0/1
0/1
0/1
0
3
2
PRM0n1 PRM0n0
ES1n1
ES1n0
ES0n1
ES0n0
Selects count clock
(setting valid edge of TI00n is prohibited)
00: Falling edge detection
01: Rising edge detection
10: Setting prohibited
11: Both edges detection
(setting when CRC0n1 = 1 is prohibited)
00: Falling edge detection
01: Rising edge detection
10: Setting prohibited
11: Both edges detection
0
0/1
0/1
Remark
n = 0:
µ
PD78F0531, 78F0532, 78F0533
n = 0, 1:
µ
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......