CHAPTER 6 CLOCK GENERATOR
Preliminary User’s Manual U17260EJ3V1UD
160
6.6.4 Example of controlling internal low-speed oscillation clock
The internal low-speed oscillation clock cannot be used as the CPU clock.
Only the following peripheral hardware can operate with this clock.
•
Watchdog timer
•
8-bit timer H1 (if f
RL
is selected as the count clock)
In addition, the following operation modes can be selected by the option byte.
•
Internal low-speed oscillator cannot be stopped
•
Internal low-speed oscillator can be stopped by software
The internal low-speed oscillator automatically starts oscillation after a reset release, and the watchdog timer is
driven (240 kHz (TYP.)) if the watchdog timer operation has been enabled by the option byte.
(1) Example of setting procedure when stopping the internal low-speed oscillation clock
<1> Setting LSRSTOP to 1 (RCM register)
When LSRSTOP is set to 1, the internal low-speed oscillation clock is stopped.
(2) Example of setting procedure when restarting oscillation of the internal low-speed oscillation clock
<1> Clearing LSRSTOP to 0 (RCM register)
When LSRSTOP is cleared to 0, the internal low-speed oscillation clock is restarted.
Caution If “Internal low-speed oscillator cannot be stopped” is selected by the option byte, oscillation of
the internal low-speed oscillation clock cannot be controlled.
6.6.5 Clocks supplied to CPU and peripheral hardware
The following table shows the relation among the clocks supplied to the CPU and peripheral hardware, and setting
of registers.
Table 6-4. Clocks Supplied to CPU and Peripheral Hardware, and Register Setting
Supplied Clock
Clock Supplied to CPU
Clock Supplied to Peripheral Hardware
XSEL CSS MCM0
EXCLK
Internal high-speed oscillation clock
0
0
×
×
X1 clock
1
0
0
0
Internal high-speed oscillation clock
External main system clock
1
0
0
1
X1 clock
1 0 1 0
External main system clock
1
0
1
1
Internal high-speed oscillation clock
0
1
×
×
1 1 0 0
X1 clock
1 1 1 0
1 1 0 1
Subsystem clock
External main system clock
1 1 1 1
Remarks 1.
XSEL: Bit 2 of the main clock mode register (MCM)
2.
CSS:
Bit 4 of the processor clock control register (PCC)
3.
MCM0: Bit 0 of MCM
4.
EXCLK: Bit 7 of the clock operation mode select register (OSCCTL)
5.
×
: don’t
care
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......