CHAPTER 29 ELECTRICAL SPECIFICATIONS (TARGET)
Preliminary User’s Manual U17260EJ3V1UD
600
DC Characteristics (4/4)
(T
A
=
−
40 to +85
°
C, 1.8 V
≤
V
DD
= EV
DD
≤
5.5 V, AV
REF
≤
V
DD
, V
SS
= EV
SS
= AV
SS
= 0 V)
Parameter Symbol
Conditions
MIN.
TYP.
MAX.
Unit
f
XH
= 20 MHz
Note 2
, V
DD
= 5.0 V
4.7
5.8
mA
f
XH
= 10 MHz
Notes 2, 3
, V
DD
= 5.0 V
2.5
3.5
mA
f
XH
= 10 MHz
Notes 2, 3
, V
DD
= 3.0 V
2.1
3.1
mA
f
XH
= 5 MHz
Notes 2, 3
, V
DD
= 3.0 V
1.5
2.2
mA
f
XH
= 5 MHz
Notes 2, 3
, V
DD
= 2.0 V
1.2
1.8
mA
f
RH
= 8 MHz, V
DD
= 5.0 V
1.9
2.7
mA
I
DD1
Note 1
Operating
mode
f
SUB
= 32.768 kHz
Notes 2, 4
, V
DD
= 5.0 V
17
30
µ
A
f
XH
= 20 MHz
Note 2
, V
DD
= 5.0 V
2.2
2.6
mA
f
XH
= 10 MHz
Notes 2, 3
, V
DD
= 5.0 V
1.0
1.2
mA
f
XH
= 5 MHz
Notes 2, 3
, V
DD
= 3.0 V
0.55
0.65
mA
f
RH
= 8 MHz, V
DD
= 5.0 V
0.6
0.65
mA
I
DD2
Note 5
HALT
mode
f
SUB
= 32.768 kHz
Notes 2, 4
, V
DD
= 5.0 V
3.5
20
µ
A
Supply current
I
DD3
Note 5
STOP
mode
V
DD
= 5.0 V
1 20
µ
A
A/D converter
operating current
I
ADC
Note 6
During conversion at maximum speed
2.3 V
≤
AV
REF
≤
V
DD
0.86
1.9
mA
Watchdog timer
operating current
I
WDT
Note 7
During 240 kHz internal low-speed oscillation clock
operation
5
10
µ
A
LVI operating current
I
LVI
Note 8
9
35
µ
A
Notes 1.
Total current flowing into the internal power supply (V
DD
), including the peripheral operation current
(however, the current flowing into the pull-up resistors of the port, and A/D converter is not included).
2.
Square-wave
input
3.
When AMPH (bit 0 of clock operation mode select register (OSCCTL)) = 0.
4.
When main system clock is stopped
5.
Total current flowing into the internal power supply (V
DD
), including the peripheral operating current
(however, the current flowing into the pull-up resistor of the port, A/D converter, watchdog timer, and LVI
circuit is not included)
6.
Current flowing only to the A/D converter. The current value of the 78K0/KE2 is the sum of I
DD1
or I
DD2
and I
ADC
when the A/D converter operates in an operation mode or the HALT mode.
7.
Current flowing only to the watchdog timer. The current value of the 78K0/KE2 is the sum of I
DD2
or I
DD3
and I
WDT
when the watchdog timer operates in the HALT or STOP mode.
8.
Current flowing only to the LVI circuit. The current value of the 78K0/KE2 is the sum of I
DD2
or I
DD3
and I
LVI
when the LVI circuit operates in the HALT or STOP mode.
Remarks 1.
f
XH
: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock
frequency)
2.
f
RH
: Internal high-speed oscillation clock frequency
3.
f
SUB
: Subsystem clock frequency (XT1 clock oscillation frequency or external subsystem clock
frequency)
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......