CHAPTER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01
Preliminary User’s Manual U17260EJ3V1UD
228
Figure 7-50. Example of Software Processing for One-Shot Pulse Output Operation (1/2)
FFFFH
TM0n register
0000H
Operable bits
(TMC0n3, TMC0n2)
One-shot pulse enable bit
(OSPEn)
One-shot pulse trigger bit
(OSPTn)
One-shot pulse trigger input
(TI00n pin)
Overflow plug
(OVF0n)
Compare register
(CR00n)
Compare match interrupt
(INTTM00n)
Compare register
(CR01n)
Compare match interrupt
(INTTM01n)
TO0n pin output
TO0n output control bits
(TOE0n, TOC0n4, TOC0n1)
N
M
N
−
M
N
−
M
01 or 10
00
00
N
N
N
M
M
M
M + 1
M + 1
<1> <2>
<2>
<3>
TO0n output level is not
inverted because no one-
shot trigger is input.
•
Time from when the one-shot pulse trigger is input until the one-shot pulse is output
= (M + 1)
×
Count clock cycle
•
One-shot pulse output active level width
= (N
−
M)
×
Count clock cycle
Remark
n = 0:
µ
PD78F0531, 78F0532, 78F0533
n = 0, 1:
µ
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......