CHAPTER 3 CPU ARCHITECTURE
Preliminary User’s Manual U17260EJ3V1UD
75
Table 3-6. Special Function Register List (3/4)
Manipulatable Bit Unit
Address Special
Function
Register (SFR) Name
Symbol
R/W
1 Bit
8 Bits
16 Bits
After
Reset
FF70H
Asynchronous serial interface operation mode
register 0
ASIM0 R/W
√
√
−
01H
FF71H
Baud rate generator control register 0
BRGC0
R/W
−
√
−
1FH
FF72H
Receive buffer register 0
RXB0
R
−
√
−
FFH
FF73H Asynchronous
serial
interface reception error
status register 0
ASIS0 R
−
√
−
00H
FF74H
Transmit shift register 0
TXS0
W
−
√
−
FFH
FF80H
Serial operation mode register 10
CSIM10
R/W
√
√
−
00H
FF81H
Serial clock selection register 10
CSIC10
R/W
√
√
−
00H
FF84H
Transmit buffer register 10
SOTB10
R/W
−
√
−
00H
FF88H
Serial operation mode register 11
Note 1
CSIM11
R/W
√
√
−
00H
FF89H
Serial clock selection register 11
Note 1
CSIC11
R/W
√
√
−
00H
FF8CH
Timer clock selection register 51
TCL51
R/W
√
√
−
00H
FF99H
Watchdog timer enable register
WDTE
R/W
−
√
−
Note 2
1AH/9AH
FF9FH
Clock operation mode select register
OSCCTL
R/W
√
√
−
00H
FFA0H
Internal oscillation mode register
RCM
R/W
√
√
−
80H
Note 3
FFA1H
Main clock mode register
MCM
R/W
√
√
−
00H
FFA2H
Main OSC control register
MOC
R/W
√
√
−
80H
FFA3H
Oscillation stabilization time counter status register OSTC
R
√
√
−
00H
FFA4H
Oscillation stabilization time select register
OSTS
R/W
−
√
−
05H
FFA5H
IIC shift register 0
IIC0
R/W
−
√
−
00H
FFA6H
IIC control register 0
IICC0
R/W
√
√
−
00H
FFA7H
Slave address register 0
SVA0
R/W
−
√
−
00H
FFA8H
IIC clock selection register 0
IICCL0
R/W
√
√
−
00H
FFA9H
IIC function expansion register 0
IICX0
R/W
√
√
−
00H
FFAAH
IIC status register 0
IICS0
R
√
√
−
00H
FFABH
IIC flag register 0
IICF0
R/W
√
√
−
00H
FFACH
Reset control flag register
RESF
R
−
√
−
00H
Note 4
FFB0H
FFB1H
16-bit timer counter 01
Note 1
TM01
R
−
−
√
0000H
FFB2H
FFB3H
16-bit timer capture/compare register 001
Note 1
CR001
R/W
−
−
√
0000H
FFB4H
FFB5H
16-bit timer capture/compare register 011
Note 1
CR011
R/W
−
−
√
0000H
FFB6H
16-bit timer mode control register 01
Note 1
TMC01
R/W
√
√
−
00H
FFB7H
Prescaler mode register 01
Note 1
PRM01
R/W
√
√
−
00H
FFB8H
Capture/compare control register 01
Note 1
CRC01
R/W
√
√
−
00H
FFB9H
16-bit timer output control register 01
Note 1
TOC01
R/W
√
√
−
00H
FFBAH
16-bit timer mode control register 00
TMC00
R/W
√
√
−
00H
Notes 1.
Available only in the
µ
PD78F0534, 78F0535, 78F0536, 78F0537, and 78F0537D.
2.
The reset value of WDTE is determined by setting of option byte.
3.
The value of this register is 00H immediately after a reset release but automatically changes to 80H after
internal high-speed oscillator has been stabilized.
4.
The reset value of RESF varies depending on the reset source.
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......