CHAPTER 24 LOW-VOLTAGE DETECTOR
Preliminary User’s Manual U17260EJ3V1UD
538
(1) Low-voltage detection register (LVIM)
This register sets low-voltage detection and the operation mode.
This register can be set by a 1-bit or 8-bit memory manipulation instruction.
Reset signal generation sets LVIM to 00H.
Figure 24-2. Format of Low-Voltage Detection Register (LVIM)
<0>
LVIF
<1>
LVIMD
<2>
LVISEL
3
0
4
0
5
0
6
0
<7>
LVION
Symbol
LVIM
Address: FFBEH After reset: 00H R/W
Note 1
LVION
Notes 2, 3
Enables low-voltage detection operation
0 Disables
operation
1 Enables
operation
LVISEL
Note 2
Voltage detection selection
0
Detects level of supply voltage (V
DD
)
1
Detects level of input voltage from external input pin (EXLVI)
LVIMD
Note 2
Low-voltage detection operation mode selection
0
•
LVISEL = 0: Generates interrupt signal when supply voltage (V
DD
) < detection voltage
(V
LVI
)
•
LVISEL = 1: Generates interrupt signal when input voltage from external input pin
(EXLVI) < detection voltage (V
EXLVI
)
1
•
LVISEL = 0: Generates internal reset signal when supply voltage (V
DD
) < detection
voltage (V
LVI
)
•
LVISEL = 1: Generates internal reset signal when input voltage from external input pin
(EXLVI) < detection voltage (V
EXLVI
)
LVIF
Note 4
Low-voltage detection flag
0
•
LVISEL = 0: Supply voltage (V
DD
)
≥
detection voltage (V
LVI
), or when operation is
disabled
•
LVISEL = 1: Input voltage from external input pin (EXLVI)
≥
detection voltage (V
EXLVI
),
or when operation is disabled
1
•
LVISEL = 0: Supply voltage (V
DD
) < detection voltage (V
LVI
)
•
LVISEL = 1: Input voltage from external input pin (EXLVI) < detection voltage (V
EXLVI
)
Notes 1.
Bit 0 is read-only.
2.
LVION, LVIMD, and LVISEL are cleared to 0 in the case of a reset other than an LVI reset.
These are not cleared to 0 in the case of an LVI reset.
3.
When LVION is set to 1, operation of the comparator in the LVI circuit is started. Use
software to wait for an operation stabilization time (10
µ
s (MAX.)) when LVION is set to 1 until
the voltage is confirmed at LVIF.
4.
The value of LVIF is output as the interrupt request signal INTLVI when LVION = 1 and
LVIMD = 0.
Cautions 1. To stop LVI, follow either of the procedures below.
•
When using 8-bit memory manipulation instruction: Write 00H to LVIM.
•
When using 1-bit memory manipulation instruction: Clear LVION to 0.
2. Input voltage from external input pin (EXLVI) must be EXLVI < V
DD
.
Содержание 78K/0 Series
Страница 2: ...Preliminary User s Manual U17260EJ3V1UD 2 MEMO ...
Страница 10: ......
Страница 53: ...CHAPTER 3 CPU ARCHITECTURE Preliminary User s Manual U17260EJ3V1UD 53 Figure 3 6 Memory Map µPD78F0536 ...
Страница 120: ......