380
32072H–AVR32–10/2012
AT32UC3A3
19.13 Module Configuration
The following table defines the valid settings for the DEST_PER and SRC_PER fields in the
CFGxH register. The direction is specified as observed from the DMACA. So for instance, AES -
RX means this hardware handshaking interface is connected to the input of the AES module
l
.
Table 19-6.
DMACA Handshake Interfaces
PER Value
Hardware Handshaking Interface
0
AES - RX
1
AES - TX
2
MCI - RX
3
MCI -TX
4
MSI - RX
5
MSI - TX
6
DMACA - EXT0
7
DMACA - EXT1
Table 19-7.
DMACA External Handshake Signals
Handshaking
Interface
Function
Signal Name
DMACA - EXT0
DMA Acknowledge (DMACK0)
DMAACK[0]
DMA Request (nDMAREQ0)
DMARQ[0]
DMACA - EXT1
DMA Acknowledge (DMACK1)
DMAACK[1]
DMA Request (nDMAREQ1)
DMARQ[1]
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...