982
32072H–AVR32–10/2012
AT32UC3A3
Figure 36-9. SDRAMC Signals relative to SDCK.
RAS
A0 - A9,
A11 - A13
D0 - D15
Read
SDCK
SDA10
D0 - D15
to Write
SDRAMC
1
SDCKE
SDRAMC
2
SDRAMC
3
SDRAMC
4
SDCS
SDRAMC
5
SDRAMC
6
SDRAMC
5
SDRAMC
6
SDRAMC
5
SDRAMC
6
SDRAMC
7
SDRAMC
8
CAS
SDRAMC
15
SDRAMC
16
SDRAMC
15
SDRAMC
16
SDWE
SDRAMC
23
SDRAMC
24
SDRAMC
9
SDRAMC
10
SDRAMC
9
SDRAMC
10
SDRAMC
9
SDRAMC
10
SDRAMC
11
SDRAMC
12
SDRAMC
11
SDRAMC
12
SDRAMC
11
SDRAMC
12
BA0/BA1
SDRAMC
13
SDRAMC
14
SDRAMC
13
SDRAMC
14
SDRAMC
13
SDRAMC
14
SDRAMC
17
SDRAMC
18
SDRAMC
17
SDRAMC
18
DQM0 -
DQM3
SDRAMC
19
SDRAMC
20
SDRAMC
25
SDRAMC
26
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...