184
32072H–AVR32–10/2012
AT32UC3A3
access type. NWR0 to NWR1 have the same timings and protocol as NWE. In the same way,
NCS represents one of the NCS[0..5] chip select lines.
15.6.4.1
Read waveforms
The read cycle starts with the address setting on the memory address bus, i.e.:
{A[23:2], A1, A0} for 8-bit devices
{A[23:2], A1} for 16-bit devices
Figure 15-7. Standard Read Cycle
•NRD waveform
The NRD signal is characterized by a setup timing, a pulse width, and a hold timing.
1.
NRDSETUP: the NRD setup time is defined as the setup of address before the NRD
falling edge.
2.
NRDPULSE: the NRD pulse length is the time between NRD falling edge and NRD ris-
ing edge.
3.
NRDHOLD: the NRD hold time is defined as the hold time of address after the NRD ris-
ing edge.
•NCS waveform
Similarly, the NCS signal can be divided into a setup time, pulse length and hold time.
A[AD_MSB:2]
CLK_SMC
NBS0, NBS1,
A0, A1
NRD
NCS
D[15:0]
NCSRDSETUP
NRDSETUP
NRDPULSE
NCSRDPULSE
NRDCYCLE
NRDHOLD
NCSRDHOLD
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...