607
32072H–AVR32–10/2012
AT32UC3A3
25.7.9
Baud Rate Generator Register
Name:
BRGR
Access Type:
Read-write
Offset:
0x20
Reset Value:
0x00000000
This register can only be written if write protection is disabled in the
(WPMR.WPEN is zero).
• FP: Fractional Part
0: Fractional divider is disabled.
1 - 7: Baud rate resolution, defined by FP x 1/8.
•
CD: Clock Divider
31
30
29
28
27
26
25
24
–
–
–
–
–
–
–
–
23
22
21
20
19
18
17
16
–
–
–
–
–
FP
15
14
13
12
11
10
9
8
CD[15:8]
7
6
5
4
3
2
1
0
CD[7:0]
Table 25-24. Baud Rate in Asynchronous Mode (MR.SYNC is 0)
CD
OVER = 0
OVER = 1
0
Baud Rate Clock Disabled
1 to 65535
Table 25-25. Baud Rate in Synchronous Mode (MR.SYNC is 1) and SPI Mode(MR.MODE is 0xE or 0xF)
CD
Baud Rate
0
Baud Rate Clock Disabled
1 to 65535
Baud Rate
Selected Clock
16 CD
⋅
----------------------------------------
=
Baud Rate
Selected Clock
8 CD
⋅
----------------------------------------
=
Baud Rate
Selected Clock
CD
----------------------------------------
=
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...