189
32072H–AVR32–10/2012
AT32UC3A3
Figure 15-11. Write Cycle
•Write cycle
The write cycle time is defined as the total duration of the write cycle, that is, from the time where
address is set on the address bus to the point where address may change. The total write cycle
time is equal to:
Similarly,
All NWE and NCS (write) timings are defined separately for each chip select as an integer num-
ber of CLK_SMC cycles. To ensure that the NWE and NCS timings are coherent, the user must
define the total write cycle instead of the hold timing. This implicitly defines the NWE hold time
and NCS (write) hold times as:
And,
CLK_SMC
A[AD_MSB:2]
NBS0, NBS1,
A0, A1
NWE
NCS
NWESETUP
NWEPULSE
NCSWRPULSE
NCSWRSETUP
NWECYCLE
NWEHOLD
NCSWRHOLD
NWECYCLE
NWESETUP NWEPULSE NWEHOLD
+
+
=
NWECYCLE
NCSWRSETUP NCSWRPULSE NCSWRHOLD
+
+
=
NWEHOLD
NWECYCLE NWESETUP
–
NWEPULSE
–
=
NCSWRHOLD
NWECYCLE NCSWRSETUP
–
NCSWRPULSE
–
=
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...