236
32072H–AVR32–10/2012
AT32UC3A3
• CAS: CAS Latency
Reset value is two cycles.
In the SDRAMC, only a CAS latency of one, two and three cycles is managed.
• NB: Number of Banks
Reset value is two banks.
• NR: Number of Row Bits
Reset value is 11 row bits.
• NC: Number of Column Bits
Reset value is 8 column bits.
CAS
CAS Latency (Cycles)
0
Reserved
1
1
2
2
3
3
NB
Number of Banks
0
2
1
4
NR
Row Bits
0
11
1
12
2
13
3
Reserved
NC
Column Bits
0
8
1
9
2
10
3
11
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...