883
32072H–AVR32–10/2012
AT32UC3A3
1 : Write 1 to sample data at the rising edge of SCLK.
•
REO : Rising Edge output. This bit is used when not fixed hold time by the side of the Memory Stick in parallel
communication. This setting cannot be changed during protocol execution.
0 : Write 0 to synchronize outputs with the falling edge of SCLK.
1 : Write 1 to synchronize outputs with the rising edge of SCLK.
•
BSY : Busy Count. This is the maximum BSY wait time until the RDY signal is output from the Memory Stick.
0 : Write a value to configure time out = BSY * 4 SCLK.
1 : Write 0 to disable time out detection.
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...