936
32072H–AVR32–10/2012
AT32UC3A3
35.4.3
Block Diagram
Figure 35-4. JTAG and Boundary-scan Access
35.4.4
I/O Lines Description
35.4.5
Product Dependencies
In order to use this module, other parts of the system must be configured correctly, as described
below.
Table 35-6.
I/O Line Description
Pin Name
Pin Description
Type
Active Level
TCK
Test Clock Input. Fully asynchronous to system clock frequency.
Input
TMS
Test Mode Select, sampled on rising TCK.
Input
TDI
Test Data In, sampled on rising TCK.
Input
TDO
Test Data Out, driven on falling TCK.
Output
32-bit AVR device
JTAG data registers
TAP
Controller
Instruction Register
Device Identification
Register
By-pass Register
Reset Register
Service Access Bus
interface
B
ou
nd
ar
y S
can
C
hai
n
P
in
s an
d ana
log b
lock
s
Data register
scan enable
JT
AG
Pi
ns
Boundary scan enable
2nd JTAG
device
JTAG master
TDI
TDO
Part specific registers
...
TDO TDI
TMS
TMS
TCK
TCK
Instruction register
scan enable
SAB
Internal I/O
lines
JTAG
TMS
TDI
TDO
TCK
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...