461
32072H–AVR32–10/2012
AT32UC3A3
22.9.3
Timing Register
Name:
TR
Access Type:
Read/Write
Offset:
0x08
Reset Value:
0x00000000
• EXP: Clock Prescaler
Used to specify how to prescale the SMBus TLOWS counter. The counter is prescaled according to the following formula:
• SUDAT: Data Setup Cycles
Non-prescaled clock cycles for data setup count. Used to time T
SU_DAT
. Data is driven SUDAT cycles after TWCK low detected.
This timing is used for timing the ACK/NAK bits, and any data bits driven in slave transmitter mode.
• TTOUT: SMBus T
TIMEOUT
Cycles
Prescaled clock cycles used to time SMBus T
TIMEOUT
.
• TLOWS: SMBus T
LOW:SEXT
Cycles
Prescaled clock cycles used to time SMBus T
LOW:SEXT
.
31
30
29
28
27
26
25
24
EXP
-
-
-
-
23
22
21
20
19
18
17
16
SUDAT
15
14
13
12
11
10
9
8
TTOUT
7
6
5
4
3
2
1
0
TLOWS
f
PRESCALED
f
CLK_TWIS
2
EXP
1
+
(
)
-------------------------
=
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...