311
32072H–AVR32–10/2012
AT32UC3A3
18.7.28
Performance Channel 1 Write Stall Cycles
Name: PWSTALL1
Access Type:
Read-only
Offset:
0x82C
Reset Value:
0x00000000
• STALL: Stall Cycles Counted Since Last Reset
Clock cycles are counted using the CLK_PDCA_HSB clock
31
30
29
28
27
26
25
24
STALL[31:24]
23
22
21
20
19
18
17
16
STALL[23:16]
15
14
13
12
11
10
9
8
STALL[15:8]
7
6
5
4
3
2
1
0
STALL[7:0]
Содержание AT32UC3A3128
Страница 61: ...61 32072H AVR32 10 2012 AT32UC3A3 PLLEN PLL Enable 0 PLL is disabled 1 PLL is enabled...
Страница 260: ...260 32072H AVR32 10 2012 AT32UC3A3 5 2560 3071 6 3072 3583 7 3584 4095 Bit Index n Sector Boundaries...
Страница 592: ...592 32072H AVR32 10 2012 AT32UC3A3 Manchester Configuration Register on page 614...
Страница 989: ...989 32072H AVR32 10 2012 AT32UC3A3 37 2 Package Drawings Figure 37 1 TFBGA 144 package drawing...
Страница 991: ...991 32072H AVR32 10 2012 AT32UC3A3 Figure 37 3 VFBGA 100 package drawing...