
Kintex UltraScale KCU1500 Acceleration Development Board
32
UG1234 (v2017.1) June 20, 2017
www.xilinx.com
Chapter 4:
Software Platform
XDMA, through
dma_pf_demux
(continued)
S_AXI_MGNTPF
AXI4-Lite control
interface for
Management
Physical Function
(continued)
scratchpad_
ram_ctrl
AXI BRAM
Controller for
driver
scratchpad RAM
S_AXI
0x0003_1000
4K
0x0003_1FFF
ddr_calib_
status
GPIO for DDR4
calibration
status
S_AXI
0x0003_2000
4K
0x0003_2FFF
flash_
programmer
QSPI flash
memory
controller
AXI_LITE
0x0004_0000
4K
0x0004_0FFF
axi_i2c
I2C controller
for Kintex
UltraScale
KCU1500
Acceleration
Developer
Board fan
S_AXI
0x0004_1000
4K
0x0004_1FFF
clkwiz_
kernel
Clocking Wizard
kernel clock
source
S_AXI_LITE 0x0005_0000
4K
0x0005_0FFF
clkwiz_
kernel2
Clocking Wizard
kernel clock 2
source
S_AXI_LITE 0x0005_1000
4K
0x0005_1FFF
ddrmem_0
DDR4 channel 0
controller
C0_DDR4_
S_AXI_
CTRL
0x0006_0000
64K
0x0006_FFFF
ddrmem_2
DDR4 channel 2
controller
C0_DDR4_
S_AXI_
CTRL
0x0007_0000
64K
0x0007_FFFF
ddrmem_3
DDR4 channel 3
controller
C0_DDR4_
S_AXI_
CTRL
0x0008_0000
64K
0x0008_FFFF
Table 4-1:
Reference Design Address Map
(Cont’d)
Master IP Core AXI Master Interface
Slave IP Core
AXI Slave
Interface
Offset
Address
Range High Address
Send Feedback