
CH32V003
Reference Manual
V1.3
85
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DATA[15:0]
Bit
Name
Access
Description
Reset
value
[31:0] DATA
RO
Rule channel conversion data (data left-aligned or right-
aligned)
0
9.3.15 ADC Delayed data register (ADC_DLYR)
Offset address: 0x50
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DLYS
RC
DLYVLU
Bit
Name
Access
Description
Reset
value
[31:10] Reserved
RO Reserved
0
9
DLYSRC
RW
External trigger source delay selection
0: Rule channel external trigger delay
1: Injection channel external trigger delay
0
[8:0]
DLYVLU
RW
External trigger delay data, delay time configuration, unit:
ADC clock cycle
0