
CH32V003
Reference Manual
V1.3
84
[19:15] SQ4
RW
The number of the 4th conversion channel in the rule
sequence (0-9).
0
[14:10] SQ3
RW
The number of the 3th conversion channel in the rule
sequence (0-9).
0
[9:5]
SQ2
RW
The number of the 2th conversion channel in the rule
sequence (0-9).
0
[4:0]
SQ1
RW
The number of the 1th conversion channel in the rule
sequence (0-9).
0
9.3.12 ADC Injected sequence register (ADC_ISQR)
Offset address: 0x38
31
30 29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
JL[1:0]
JSQ4[4:1]
15
14 13
12
11
10
9
8
7
6
5
4
3
2
1
0
JSQ4[0]
JSQ3[4:0]
JSQ2[4:0]
JSQ1[4:0]
Bit
Name
Access
Description
Reset
value
[31:22] Reserved
RO Reserved
0
[21:20] JL
RW
Inject the number of channels to be converted in the
channel conversion sequence.
00-11: 1-4 conversions.
0
[19:15] JSQ4
RW
The number of the 4th conversion channel in the injection
sequence (0-9).
0
[14:10] JSQ3
RW
The number of the 3th conversion channel in the injection
sequence (0-9).
0
[9:5]
JSQ2
RW
The number of the 2th conversion channel in the injection
sequence (0-9).
0
[4:0]
JSQ1
RW
The number of the 1th conversion channel in the injection
sequence (0-9).
0
Note: Unlike the regular conversion sequence, if the length of ILEN[1:0] is less than 4, the sequence order of
conversion starts from (4 - ILEN).
9.3.13 ADC Injected data register (ADC_IDATARx)
(x=1/2/3/4)
Offset address: 0x3C + (x-1)*4
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IDATA[15:0]
Bit
Name
Access
Description
Reset
value
[31:16] Reserved
RO Reserved
0
[15:0] IDATA
RO
Injection of channel conversion data (data left- aligned or
right-aligned).
0
9.3.14 ADC Regular data register (ADC_RDATAR)
Offset address: 0x4C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DATA[31:16]