
CH32V003
Reference Manual
V1.3
142
1: The clock pulse of the last data bit is output to
the CK pin
Note: This bit cannot be modified after enabling
transmit.
7
Reserved
RW Reserved
0
6
LBDIE
RW
LIN break detection interrupt enable,
this position
bit enables interrupts caused by LBD.
0
5
LBDL
RW
LIN disconnect detection length, this bit is used to
select whether the disconnect detection is 11 bits
or 10 bits.
1: 11-bit disconnector detection.
0: 10-bit break character detection.
0
4
Reserved
RW Reserved
0
[3:0]
ADD
RW
Address of the USART node, this bit-field gives
the address of the USART node. This is used in
multiprocessor communication during mute
mode, for wake up with address mark detection.
0
12.10.6 USART Control register 3 (USART_CTLR3)
Offset address: 0x14
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CTSI
E CTSE RTSE
DMA
T
DMA
R
SCE
N
NAC
K
HDS
EL IRLP IREN EIE
Bit
Name
Access
Description
Reset value
[31:11] Reserved
RO Reserved
0
10
CTSIE
RW
CTS
interrupt enable bit, when this bit is set, an
interrupt will be generated when CTS is set.
0
9
CTSE
RW
CTS enable bit, setting this bit will enable CTS
flow control.
0
8
RTSE
RW
RTS enable bit, setting this bit will enable RTS
flow control.
0
7
DMAT
RW
DMA transmit enable bit. This bit 1 uses DMA
when transmitting.
0
6
DMAR
RW
DMA receive enable bit. This position 1 uses
DMA on receive.
0
5
SCEN
RW
Smartcard mode enable bit,
set to 1 to enable
smart card mode.
0
4
NACK
RW
Smartcard NACK enable bit, set this bit to send
NACK in case of check error.
0
3
HDSEL
RW
Half-duplex selection bit, set this bit to select half-
duplex mode.
0
2
IRLP
RW
IrDA low-power bit, set this bit to enable low-
power mode when IrDA is selected.
0
1
IREN
RW
IrDA enable bit, set this bit to enable infrared
mode.
0
0
EIE
RW
Error interrupt enable bit,
when set, generates an
interrupt if FE, ORE or NE is set provided that
DMAR is set.
0