
CH32V003
Reference Manual
V1.3
45
[3:2]
IACTS2_3
RO
2#-3# interrupt execution status.
1: current number interruption in execution.
0: The current number interrupt is not executed.
0
[1:0]
Reserved
RO
Reserved
0
6.5.2.20 PFIC interrupt activation status register 2 (PFIC_IACTR2)
Offset address: 0x304
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IACTS [38:32]
Bit
Name
Access
Description
Reset value
[31:7]
Reserved
RO
Reserved
0
[6:0]
IACTS32_38
RO
32#-38# Interrupt execution status.
1: Current number interruption in execution.
0: The current number interrupt is not
executed.
0
6.5.2.21 PFIC Interrupt Priority Configuration Register (PFIC_IPRIORx) (x=0-63)
Offset address: 0x400-0x4FF
The controller supports 256 interrupts (0-255), each using 8 bits to set the control priority.
31
24 23
16 15
8 7
0
IPRIOR63
PRIO_255
PRIO_254
PRIO_253
PRIO_252
…
…
…
…
…
IPRIORx
PRIO_(4x+3)
PRIO_(4x+2)
PRIO_(4x+1)
PRIO_(4x)
…
…
…
…
…
IPRIOR0
PRIO_3
PRIO_2
PRIO_1
PRIO_0
Bit
Name
Access
Description
Reset value
[2047:2040]
IP_255
RW
Same as IP_0 description.
0
…
…
…
…
…
[31:24]
IP_3
RW
Same as IP_0 description.
0
[23:16]
IP_2
RW
Same as IP_0 description.
0
[15:8]
IP_1
RW
Same as IP_0 description.
0
[7:0]
IP_0
RW
Number 0 interrupt priority configuration.
[7:6:4]: priority control bits.
If no nesting is configured, no preemption
bits.
Bit7 is preempted if 2 levels of nesting are
configured.
[5:0]: reserved, fixed to 0, write invalid.
0
6.5.2.22 PFIC System Control Register (PFIC_SCTLR)
Offset address: 0xD10
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16