
CH32V003
Reference Manual
V1.3
40
Writing 1 is valid, writing 0 is invalid.
Note: Same function as the PFIC_SCTLR register
SYSRESET bit.
[6:0]
Reserved
RO Reserved
0
6.5.2.7 PFIC interrupt global status register (PFIC_GISR)
Offset address: 0x4C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
GPE
ND
STA
GAC
T
STA
NESTSTA[7:0]
Bit
Name
Access
Description
Reset value
[31:10]
Reserved
RO
Reserved
0
9
GPENDSTA
RO
Are there any interrupts currently on hold.
1: Yes; 0: No.
0
8
GACTSTA
RO
Are there any interrupts currently being executed.
1: Yes; 0: No.
0
[7:0]
NESTSTA
RO
Current interrupt nesting status, currently supports
a maximum of 2 levels of nesting and a maximum
hardware stack depth of 2 levels.
0x03: Level 2 interrupt in progress.
0x01: Level 1 interrupt in progress.
Other: no interrupt occurred.
0
6.5.2.8 PFIC VTF interrupt ID configuration register (PFIC_VTFIDR)
Offset address: 0x50
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
VTFID1
VTFID0
Bit
Name
Access
Description
Reset value
[31:16]
Reserved
RO
Reserved
0
[15:8]
VTFID1
RW
Configure the interrupt number of
VTF
interrupt 1.
0
[7:0]
VTFID0
RW
Configure the interrupt number of VTF interrupt
0.
0
6.5.2.9 PFIC VTF interrupt 0 address register (PFIC_VTFADDRR0)
Offset address: 0x60
31
30
29
28
27
26
25
24
23
22
21
20
19
18 17
16
ADDR0[31:16]
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR0[15:1]
VTF0E
N