
CH32V003
Reference Manual
V1.3
131
11.4.11 Counting clock prescaler (TIM2_PSC)
Offset address: 0x28
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PSC[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] PSC
RW
The dividing factor of the prescaler of the timer; the
clock frequency of the counter is equal to the input
frequency of the divider/(PSC+1).
0
11.4.12 Auto-reload value register (TIM2_ATRLR)
Offset address: 0x28
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ATRLR[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] ATRLR
RW
The value of ATRLR[15:0] will be loaded into the
counter, read section 10.2.4 for when ATRLR acts and
updates; the counter stops when ATRLR is empty.
0xFFF
F
11.4.13 Compare/capture register 1 (TIM2_CH1CVR)
Offset address: 0x34
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH1CVR[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] CH1CVR
RW Compare the value of capture register channel 1.
0
11.4.14 Compare/capture register 2 (TIM2_CH2CVR)
Offset address: 0x38
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH2CVR[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] CH2CVR
RW Compare the value of capture register channel 2.
0
11.4.15 Compare/capture register 3 (TIM2_CH3CVR)
Offset address: 0x3C
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH3CVR[15:0]
Bit
Name
Access
Description
Reset
value