
CH32V003
Reference Manual
V1.3
9
Bit
Name
Access
Description
Reset
value
[31:3] Reserved
RO Reserved
0
2
PVD0
RO
PVD output status flag bit. This bit is valid when PVDE=1
of PWR_CTLR register.
1: VDD and VDDA are below the PVD threshold set by
PLS[2:0].
0: VDD and VDDA are above the PVD threshold set by
PLS[2:0].
0
[1:0]
Reserved
RO Reserved
0
Note: This register remains unchanged after waking up from Standby mode.
2.4.3 Auto-wakeup control/status register (PWR_AWUCSR)
Offset address: 0x08
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
AWU
EN
Reser
ved
Bit
Name
Access
Description
Reset
value
[31:2] Reserved
RO Reserved
0
1
AWUEN
RW
Enable Automatic wake-up
1: Turn on auto-wakeup;
0: Invalid.
0
0
Reserved
RO Reserved
0
2.4.4 Auto-wakeup window comparison value register (PWR_ AWUWR)
Offset address: 0x0C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
AWUUWR
Bit
Name
Access
Description
Reset
value
[31:6] Reserved
RO Reserved
0
[5:0]
AWUWR
RW
AWU window value, which is used to compare with the
recursive counter value and generate a wake-up signal
when the counter value is equal to the window value.
0x3f
2.4.5 Auto-wakeup window comparison value register (PWR_ AWUWR)
Offset address: 0x10
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0