
CH32V003
Reference Manual
V1.3
20
0: No action.
[15:13] Reserved
RO Reserved
0
12
PLLRDYIE
RW
PLL-ready interrupt enable bit.
1: Enable the PLL-ready interrupt.
0: Disable the PLL-ready interrupt.
0
11
HSERDYIE
RW
HSE-ready interrupt enable bit.
1: Enable HSE-ready interrupt.
0: Disable HSE-ready interrupt.
0
10
HSIRDYIE
RW
HSI-ready interrupt enable bit.
1: Enable HSI-ready interrupt.
0: Disable HSI-ready interrupt.
0
9
Reserved
RO Reserved
0
8
LSIRDYIE
RW
LSI-ready interrupt enable bit.
1: Enable LSI-ready interrupt.
0: Disable LSI-ready interrupt.
0
7
CSSF
RO
Clock security system interrupt flag bit.
1: HSE clock failure, which generates a clock safety
interrupt CSSI.
0: No clock security system interrupt. Hardware set,
software write CSSC bit 1 cleared.
0
[6:5]
Reserved
RO Reserved
0
4
PLLRDYF
RO
PLL clock-ready lockout interrupt flag.
1: PLL clock lock generating interrupt.
0: No PLL clock lock interrupt.
Hardware set, software write PLLRDYC bit 1 cleared.
0
3
HSERDYF
RO
HSE clock-ready interrupt flag.
1: HSE clock-ready interrupt generation.
0: No HSE clock-ready interrupt.
Hardware set, software write HSERDYC bit 1 cleared.
0
2
HSIRDYF
RO
HSI clock-ready interrupt flag.
1: HSI clock-ready interrupt generation.
0: No HSI clock-ready interrupt.
Hardware set, software write HSIRDYC bit 1 cleared.
0
1
Reserved
RO Reserved
0
0
LSIRDYF
RO
LSI clock-ready interrupt flag.
1: LSI clock-ready interrupt generation.
0: No LSI clock-ready interrupt.
Hardware set, software write LSIRDYC bit 1 cleared.
0
3.4.4 APB2 Peripheral reset register (RCC_APB2PRSTR)
Offset address: 0x0C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Rese
rved
USAR
T1
RST
Rese
rved
SPI1
RST
TIM1
RST
Reser
ved
ADC
1
RST
Reserved
IOPD
RST
IOPC
RST
Reser
ved
IOPA
RST
Reser
ved
AFIO
RST
Bit
Name
Access
Description
Reset
value
[31:15] Reserved
RO Reserved
0
14
USART1RST
RW
USART1 interface reset control.
1: Reset module; 0: No effect.
0
13
Reserved
RO Reserved
0
12
SPI1RST
RW
SPI1 interface reset control.
1: Reset module; 0: No effect.
0