
CH32V003
Reference Manual
V1.3
132
[15:0] CH3CVR
RW Compare the value of capture register channel 3.
0
11.4.16 Compare/capture register 4 (TIM2_CH4CVR)
Offset address: 0x40
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CH4CVR[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] CH4CVR
RW Compare the value of capture register channel 4.
0
11.4.17 DMA Control register (TIM2_DMACFGR)
Offset address: 0x48
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DBL[4:0]
Reserved
DBA[4:0]
Bit
Name
Access
Description
Reset
value
[15:13] Reserved
RO Reserved
0
[12:8] DBL
RW
The length of the DMA continuous transmission, the
actual value of which is the value of this field + 1.
0
[7:5]
Reserved
RO Reserved
0
[4:0]
DBA
RW
These bits define the offset of the DMA in continuous
mode from the address where control register 1 is
located.
0
11.4.18 DMA Address register for continuous mode (TIM2_DMAADR)
Offset address: 0x4C
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DMAADR[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] DMAADR
RW The address of the DMA in continuous mode.
0