
CH32V003
Reference Manual
V1.3
36
Reserved
TR9 TR8 TR7 TR6 TR5 TR4 TR3 TR2 TR1 TR0
Bit
Name
Access
Description
Reset value
[31:10] Reserved
RO Reserved
0
[9:0]
TRx
RW
Enable falling edge triggering of external interrupt
channel x.
0: Disable falling edge triggering for this channel.
1: Enable falling edge triggering for this channel.
0
6.5.1.5 Software interrupt event register (EXTI_SWIEVR)
Offset address: 0x10
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SWIE
R 9
SWIE
R 8
SWIE
R 7
SWIE
R 6
SWIE
R 5
SWIE
R 4
SWIE
R 3
SWIE
R 2
SWIE
R 1
SWIE
R 0
Bit
Name
Access
Description
Reset value
[31:10] Reserved
RO Reserved
0
[9:0]
SWIERx
RW
A software interrupt is set on the corresponding
externally triggered interrupt channel. Setting it
here causes the interrupt flag bit (EXTI_INTFR)
to
correspond to the position bit, and if interrupt
enable (EXTI_INTENR) or event enable
(EXTI_EVENR) is on, then an interrupt or event
will be generated.
0
6.5.1.6 Interrupt flag register (EXTI_INTFR)
Offset address: 0x14
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IF9
IF8
IF7
IF6
IF5
IF4
IF3
IF2
IF1
IF0
Bit
Name
Access
Description
Reset value
[31:10] Reserved
RO Reserved
0
[9:0]
IFx
W1
The interrupt flag bit, this location bit flag
indicates that the corresponding external interrupt
has occurred. A write of 1 clears this bit.
X
6.5.2 PFIC registers
Table 6-4 List of PFIC-related registers
Name
Access address
Description
Reset value
R32_PFIC_ISR1
0xE000E000
PFIC interrupt enable status register 1
0x0000000C
R32_PFIC_ISR2
0xE000E004
PFIC interrupt enable status register 2
0x00000000
R32_PFIC_IPR1
0xE000E020
PFIC interrupt pending status register 1
0x00000000
R32_PFIC_IPR2
0xE000E024
PFIC interrupt pending status register 2
0x00000000
R32_PFIC_ITHRESDR
0xE000E040
PFIC interrupt priority threshold
configuration register
0x00000000
R32_PFIC_CFGR
0xE000E048
PFIC interrupt configuration register
0x00000000