
CH32V003
Reference Manual
V1.3
13
3.3 Clock
3.3.1 System clock structure
Figure 3-2 CH32V003 clock tree block diagram
128kHz
LSI RC
IWDGCLK
to independent watchdog
OSC_IN
OSC_OUT
4~25MHz
HSE OSC
24MHz
HSI RC
*2
SW
MCO
MCO[1:0]
HSE
HSI
PLLCLK
AHB prescaler
/1,/2.../256
to Flash
(
register
)
FCLK core free running clock
SYSCLK
48MHz max
HCLK
RCC_CFGR0
PLLSRC
peripheral clock enable
to SRAM/DMA
to AHB peripherals
peripheral clock enable
to TIM2
to TIM1
/2,/4,/6,/8,/12,/1
6
…
,/64,/96,/128
ADCPRE
to ADC
to IWDG
/3
to Flash(time base)
HSI
CSS
/8
to Core System Timer
peripheral clock enable
SW
peripheral clock enable
peripheral clock enable
to gpio(internal,to time)
to pwr(low power clock source)