
CH32V003
Reference Manual
V1.3
5
Chapter 2 Power Control (PWR)
2.1 Overview
The system operating voltage V
DD
ranges from 2.7 to 5.5V, and the built-in voltage regulator provides the 1.5V
power supply required by the core.
Figure 2-1 Block diagram of power supply structure
V
DD
power supply domain
1.5V
power supply
domain
I/O circuit
Standby circuit
(Wake-up logic,
IWDG)
CPU cores
memory
Built-in
digital
peripherals
Voltage regulator
V
DD
V
SS
AD converters
reset module
PLL
2.2 Power management
2.2.1 Power-on reset and power-down reset
The system has an internal power-on reset POR and a power-down reset PDR circuit. When the chip supply
voltage V
DD
falls below the corresponding threshold voltage, the system is reset by the relevant circuit, and no
additional external reset circuit is required. Please refer to the corresponding datasheet for the parameters of
the power-on threshold voltage V
POR
and the power-down threshold voltage V
PDR
.
Figure 2-2 Schematic diagram of the operation of POR and PDR
2.2.2 Programmable voltage detector
The programmable voltage monitor, PVD, is mainly used to monitor the change of the main power supply of
the system and compare it with the threshold voltage set by PLS[2:0] of the power control register PWR_CTLR,
V
DD(A)
V
POR
V
PDR
40-110mV
Hysteresis
Reset lag time
t
RSTTEMPO
Reset signal
0
1
0