
CH32V003
Reference Manual
V1.3
108
4
CC2E
RW Compare the capture channel 2 output enable bit.
0
3
CC1NP
RW
Compare capture channel 1 complementary output
polarity setting bit.
0
2
CC1NE
RW
Compare capture channel 1 complementary output
enable bit.
0
1
CC1P
RW Compare capture channel 1 output polarity setting bit.
0
0
CC1E
RW Compare capture channel 1 output enable bit.
0
10.4.10 Counter for advanced-control timer (TIM1_CNT)
Offset address: 0x24
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CNT[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] CNT
RW The real-time value of the timer's counter.
0
10.4.11 Counting clock prescaler (TIM1_PSC)
Offset address: 0x28
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PSC[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] PSC
RW
The dividing factor of the prescaler of the timer; the
clock frequency of the counter is equal to the input
frequency of the divider/(PSC+1).
0
10.4.12 Auto-reload value register (TIM1_ATRLR)
Offset address: 0x2C
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ATRLR[15:0]
Bit
Name
Access
Description
Reset
value
[15:0] ATRLR
RW
The value of this field will be loaded into the counter,
see section 10.2.3 for when the ATRLR acts and
updates; the counter stops when the ATRLR is empty.
0
10.4.13 Repeat count value register (TIM1_RPTCR)
Offset address: 0x30
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RPTCR[7:0]
Bit
Name
Access
Description
Reset
value
[15:8] Reserved
RO Reserved
0
[7:0]
RPTCR
RW The value of the repeat counter.
0