
1.16.5
SYSJMBO0 Register
............................................................................................
1.16.6
SYSJMBO1 Register
............................................................................................
1.16.7
SYSUNIV Register
..............................................................................................
1.16.8
SYSSNIV Register
..............................................................................................
1.16.9
SYSRSTIV Register
.............................................................................................
2
Power Management Module and Supply Voltage Supervisor
...................................................
2.1
Power Management Module (PMM) Introduction
.....................................................................
2.2
PMM Operation
............................................................................................................
2.2.1
V
CORE
and the Regulator
.........................................................................................
2.2.2
Supply Voltage Supervisor
......................................................................................
2.2.3
Supply Voltage Supervisor - Power-Up
........................................................................
2.2.4
LPM3.5, LPM4.5
..................................................................................................
2.2.5
Brownout Reset (BOR)
..........................................................................................
2.2.6
RST/NMI
...........................................................................................................
2.2.7
PMM Interrupts
...................................................................................................
2.2.8
Port I/O Control
...................................................................................................
2.3
PMM Registers
............................................................................................................
2.3.1
PMMCTL0 Register
..............................................................................................
2.3.2
PMMIFG Register
................................................................................................
2.3.3
PM5CTL0 Register
...............................................................................................
3
Clock System (CS)
.............................................................................................................
3.1
Clock System Introduction
................................................................................................
3.2
Clock System Operation
..................................................................................................
3.2.1
CS Module Features for Low-Power Applications
...........................................................
3.2.2
Internal Very-Low-Power Low-Frequency Oscillator (VLO)
.................................................
3.2.3
XT1 Oscillator
.....................................................................................................
3.2.4
XT2 Oscillator
.....................................................................................................
3.2.5
Digitally Controlled Oscillator (DCO)
...........................................................................
3.2.6
Operation From Low-Power Modes, Requested by Peripheral Modules
.................................
3.2.7
CS Module Fail-Safe Operation
................................................................................
3.2.8
Synchronization of Clock Signals
...............................................................................
3.3
Module Oscillator (MODOSC)
...........................................................................................
3.3.1
MODOSC Operation
.............................................................................................
3.4
CS Registers
...............................................................................................................
3.4.1
CSCTL0 Register
.................................................................................................
3.4.2
CSCTL1 Register
.................................................................................................
3.4.3
CSCTL2 Register
.................................................................................................
3.4.4
CSCTL3 Register
.................................................................................................
3.4.5
CSCTL4 Register
.................................................................................................
3.4.6
CSCTL5 Register
.................................................................................................
3.4.7
CSCTL6 Register
.................................................................................................
4
CPUX
...............................................................................................................................
4.1
MSP430X CPU (CPUX) Introduction
...................................................................................
4.2
Interrupts
....................................................................................................................
4.3
CPU Registers
.............................................................................................................
4.3.1
Program Counter (PC)
...........................................................................................
4.3.2
Stack Pointer (SP)
................................................................................................
4.3.3
Status Register (SR)
.............................................................................................
4.3.4
Constant Generator Registers (CG1 and CG2)
..............................................................
4.3.5
General-Purpose Registers (R4 to R15)
......................................................................
4.4
Addressing Modes
.........................................................................................................
4.4.1
Register Mode
....................................................................................................
4.4.2
Indexed Mode
.....................................................................................................
3
SLAU272C – May 2011 – Revised November 2013
Contents
Copyright © 2011–2013, Texas Instruments Incorporated