
Comparator_D Registers
17.3.1 CDCTL0 Register
Comparator_D Control Register 0
Figure 17-8. CDCTL0 Register
15
14
13
12
11
10
9
8
CDIMEN
Reserved
CDIMSEL
rw-0
r-0
r-0
r-0
rw-0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
CDIPEN
Reserved
CDIPSEL
rw-0
r-0
r-0
r-0
rw-0
rw-0
rw-0
rw-0
Table 17-2. CDCTL0 Register Description
Bit
Field
Type
Reset
Description
15
CDIMEN
RW
0h
Channel input enable for the V– terminal of the comparator.
0b = Selected analog input channel for V– terminal is disabled.
1b = Selected analog input channel for V– terminal is enabled.
14-12
Reserved
R
0h
Reserved. Always reads as 0.
11-8
CDIMSEL
RW
0h
Channel input selected for the V– terminal of the comparator if CDIMEN is set to
1.
7
CDIPEN
RW
0h
Channel input enable for the V+ terminal of the comparator.
0b = Selected analog input channel for V+ terminal is disabled.
1b = Selected analog input channel for V+ terminal is enabled.
6-4
Reserved
R
0h
Reserved. Always reads as 0.
3-0
CDIPSEL
RW
0h
Channel input selected for the V+ terminal of the comparator if CDIPEN is set to
1.
470
Comparator_D
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated