
5-2.
FRCTL0 Register
........................................................................................................
5-3.
GCCTL0 Register
........................................................................................................
5-4.
GCCTL1 Register
........................................................................................................
6-1.
Memory Protection Unit Overview
.....................................................................................
6-2.
Segmentation of Main Memory
.........................................................................................
6-3.
MPUCTL0 Register
......................................................................................................
6-4.
MPUCTL1 Register
......................................................................................................
6-5.
MPUSEG Register
.......................................................................................................
6-6.
MPUSAM Register
.......................................................................................................
6-7.
MPUIV Register
..........................................................................................................
7-1.
DMA Controller Block Diagram
.........................................................................................
7-2.
DMA Addressing Modes
................................................................................................
7-3.
DMA Single Transfer State Diagram
..................................................................................
7-4.
DMA Block Transfer State Diagram
...................................................................................
7-5.
DMA Burst-Block Transfer State Diagram
............................................................................
7-6.
DMACTL0 Register
......................................................................................................
7-7.
DMACTL1 Register
......................................................................................................
7-8.
DMACTL2 Register
......................................................................................................
7-9.
DMACTL3 Register
......................................................................................................
7-10.
DMACTL4 Register
......................................................................................................
7-11.
DMAxCTL Register
......................................................................................................
7-12.
DMAxSA Register
........................................................................................................
7-13.
DMAxDA Register
........................................................................................................
7-14.
DMAxSZ Register
........................................................................................................
7-15.
DMAIV Register
..........................................................................................................
8-1.
P1IV Register
.............................................................................................................
8-2.
P2IV Register
.............................................................................................................
8-3.
P3IV Register
.............................................................................................................
8-4.
P4IV Register
.............................................................................................................
8-5.
PxIN Register
.............................................................................................................
8-6.
PxOUT Register
..........................................................................................................
8-7.
PxDIR Register
...........................................................................................................
8-8.
PxREN Register
..........................................................................................................
8-9.
PxSEL0 Register
.........................................................................................................
8-10.
PxSEL1 Register
.........................................................................................................
8-11.
PxSELC Register
........................................................................................................
8-12.
PxIES Register
...........................................................................................................
8-13.
PxIE Register
.............................................................................................................
8-14.
PxIFG Register
...........................................................................................................
9-1.
LFSR Implementation of CRC-CCITT Standard, Bit 0 is the MSB of the Result
................................
9-2.
Implementation of CRC-CCITT Using the CRCDI and CRCINIRES Registers
..................................
9-3.
CRCDI Register
..........................................................................................................
9-4.
CRCDIRB Register
......................................................................................................
9-5.
CRCINIRES Register
....................................................................................................
9-6.
CRCRESR Register
.....................................................................................................
10-1.
Watchdog Timer Block Diagram
.......................................................................................
10-2.
WDTCTL Register
.......................................................................................................
11-1.
Timer_A Block Diagram
.................................................................................................
11-2.
Up Mode
..................................................................................................................
13
SLAU272C – May 2011 – Revised November 2013
List of Figures
Copyright © 2011–2013, Texas Instruments Incorporated