
DMA Registers
7.3.2 DMACTL1 Register
DMA Control 1 Register
Figure 7-7. DMACTL1 Register
15
14
13
12
11
10
9
8
Reserved
DMA3TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
Reserved
DMA2TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 7-6. DMACTL1 Register Description
Bit
Field
Type
Reset
Description
15-13
Reserved
R
0h
Reserved. Always reads as 0.
12-8
DMA3TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA3TRIG0
00001b = DMA3TRIG1
00010b = DMA3TRIG2
⋮
11110b = DMA3TRIG30
11111b = DMA3TRIG31
7-5
Reserved
R
0h
Reserved. Always reads as 0.
4-0
DMA2TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA2TRIG0
00001b = DMA2TRIG1
00010b = DMA2TRIG2
⋮
11110b = DMA2TRIG30
11111b = DMA2TRIG31
282
DMA Controller
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated