
SYS Registers
1.16.1 SYSCTL Register
SYS Control Register
Figure 1-10. SYSCTL Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
SYSJTAGPIN
SYSBSLIND
Reserved
SYSPMMPE
Reserved
SYSRIVECT
r0
r0
rw-[0]
r-0
r0
rw-[0]
r0
rw-[0]
Table 1-16. SYSCTL Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved. Always reads as 0.
7-6
Reserved
R
0h
Reserved. Always reads as 0.
5
SYSJTAGPIN
RW
0h
Dedicated JTAG pins enable. Setting this bit disables the shared functionality of
the JTAG pins and permanently enables the JTAG function. This bit can only be
set once. Once it is set it remains set until a BOR occurs.
0b = Shared JTAG pins (JTAG mode selectable using SBW sequence)
1b = Dedicated JTAG pins (explicit 4-wire JTAG mode selection)
4
SYSBSLIND
R
0h
BSL entry indication. This bit indicates a BSL entry sequence detected on the
Spy-Bi-Wire pins.
0b = No BSL entry sequence detected
1b = BSL entry sequence detected
3
Reserved
R
0h
Reserved. Always reads as 0.
2
SYSPMMPE
RW
0h
PMM access protect. This controls the accessibility of the PMM control registers.
Once set to 1, it only can be cleared by a BOR.
0b = Access from anywhere in memory
1b = Access only from the BSL segments
1
Reserved
R
0h
Reserved. Always reads as 0.
0
SYSRIVECT
RW
0h
RAM-based interrupt vectors
0b = Interrupt vectors generated with end address TOP of lower 64K FRAM
FFFFh
1b = Interrupt vectors generated with end address TOP of RAM, when RAM
available.
55
SLAU272C – May 2011 – Revised November 2013
System Resets, Interrupts, and Operating Modes, System Control Module
(SYS)
Copyright © 2011–2013, Texas Instruments Incorporated